skip to main content
Menu
Original Article

Low Power Delay Product 8-bit ALU Design using Decoder and Data Selector

Authors

Abstract

The semiconductor circuits dissipate energy in the form of binary digits. This dissipation of energy is in the form of power consumption. ALU is complex circuit and is one of many components within CPU. It performs mathematical and bitwise operations. This paper proposes a new low power 8 bit ALU digital circuit for nano scale regions. The proposed ALU has two 4×1 data selectors, 2×4 decoder and an adder circuit as sub modules. The output of 2×4 decoder is connected to 3 input NAND, AND, OR, XOR gates.  With the help of selection lines of multiplexer the conventional operations of ALU such as logical operations are performed. This proposed ALU caters the need of digital signal processing tools. Present ALU structure is simulated in Linux Computer using Cadence Virtuoso software and implemented in 180mm technology. The proposed ALU has delay of 386.0ps and average power of 677.2uW. The power delay product shows 65.58 % improvement when compared to the conventional 8-bit ALU design

Keywords