TY - EJOUR AU - Habibi, Navid AU - Salehnamadi, MohammadReza AU - Khademzadeh, Ahmad PY - 2024 DA - February TI - A Novel 3D Mesh-Based NoC Architecture for Performance Improvement T2 - Majlesi Journal of Electrical Engineering VL - 16 L1 - https://oiccpress.com/Majlesi-Journal-of-Electrical-Engineering/article/a-novel-3d-mesh-based-noc-architecture-for-performance-improvement/ DO - 10.30486/mjee.2022.696497 N2 - Applying semiconductor technology, network-on-chips (NoCs) are designed on silicon chips to expand on-chip communications. Three-dimensional (3D) mesh-based architecture is also known as a basic NoC architecture characterized by better energy consumption and latency compared with two-dimensional (2D) ones.  Recently developed architectures are based on regular mesh. However, there are serious drawbacks in NoC architectures including high power consumption, energy consumption, and latency. Therefore, making an improvement in topology diameter would overcome these shortcomings. Accordingly, a new 3D mesh-based NoC architecture is proposed in the present study utilizing the star node, consisting of a new 3D topology with small diameter and new deadlock-free routing. The diameter of this architecture is then compared with its counterparts. Afterwards, the scalable universal matrix multiplication algorithm (SUMMA) is implemented in the proposed architecture. The results indicate a smaller network diameter, lower energy consumption (32%), less network latency (8.6%), as well as enhancement in throughput average (13.6%). The proposed matrix multiplication algorithm also implies improvement in the cost of the proposed architecture in comparison with its counterparts. IS - 2 PB - OICC Press KW - Performance Evaluation, Communication, networks Architecture, Topology, Network-on-Chip, System-on-chip. Routing Protocols EN -