@article{Kumar_Sindhwani_Sachdeva_2024, title={A Novel Architecture of Masked Logic Cells for Side-Channel Attacks}, volume={17}, url={https://oiccpress.com/Majlesi-Journal-of-Electrical-Engineering/article/a-novel-architecture-of-masked-logic-cells-for-side-channel-attacks/}, DOI={10.30486/mjee.2023.1975092.1026}, abstractNote={Side-channel attacks are attacks against cryptographic devices that are based on information obtained by leakage into cryptographic algorithm hardware implementation rather than algorithm implementation. Power attacks are based on analyzing the power consumption of a corresponding input and obtaining access to this method. The power profile of the encryption circuit maintains an interaction with the input to be processed, allowing the attacker to guess the hidden secrets. In this work, we presented a novel architecture of masked logic cells that are resistant to power attacks and have reduced cell numbers. The presented masking cell reduces the relationship between the actual power and the mathematically approximated power model measured by the Pearson correlation coefficient. The security aspect of the logic cell is measured with the correlation coefficient of the person. The proposed mask-XOR and mask-AND cells are 0.0053 and 0.3respectively, much lower than the standard XOR and AND cells of 0.134 and 0.372respectively.}, number={1}, journal={Majlesi Journal of Electrical Engineering}, publisher={OICC Press}, author={Kumar, Abhishek and Sindhwani, Manoj and Sachdeva, Shippu}, year={2024}, month={Feb.}, keywords={Side-Channel Attack, Power Attack, Mask Cell, Correlation, Data hiding. Hardware-Security} }